

## **Memory Interface Application Notes Overview**

Author: Maria George

#### **Summary**

This document provides an overview of all Xilinx memory interface application notes that support Virtex™ series and Spartan™ series FPGAs. In addition, some key features of the prevalent memory technologies are also provided. For each application note, the data capture technique, clocking scheme, FPGA resources used, and supported memory technology are described briefly.

#### Introduction

Memory interfaces are source-synchronous interfaces where the clock/strobe and data being transmitted from a memory device are edge aligned. Most memory interface and controller vendors leave the read data capture implementation as an exercise for the user. In fact, the read data capture implementation in FPGAs is the most challenging portion of the design. Xilinx provides multiple read data capture techniques for different memory technologies and performance requirements. All of these techniques are implemented and verified in Xilinx FPGAs.

The following sections provide a brief overview of prevalent memory technologies.

#### Double Data Rate Synchronous Dynamic Random Access Memory

Key features of Double Data Rate Synchronous Dynamic Random Access Memory (DDR SDRAM) memories include:

- Source synchronous read and write interfaces using the SSTL-2.5V Class I/II I/O standard
- Data available both on the positive and negative edges of the strobe
- Bidirectional, non-free-running, single-ended strobes that are output edge aligned with read data, and must be input center aligned with write data
- One strobe per 4 or 8 data bits
- Data bus widths varying between 8, 16, and 32 for components, and 32, 64, and 72 for DIMMs
- Reads and writes with burst lengths of 2, 4, or 8 data words are supported, where each data word is equal to the data bus width
- Read latency of 2, 2.5, or 3 clock cycles, with frequencies of 100 MHz, 133 MHz, 166 MHz, and 200 MHz
- Row activation required before accessing column addresses in an inactive row
- Refresh cycles required every 7.8 μs
- Initialization sequence required after power on and before normal operation

#### Double Data Rate Synchronous Dynamic Random Access Memory

Key features of Double Data Rate Synchronous Dynamic Random Access Memory (DDR2 SDRAM) memories, the second generation DDR SDRAMs, include:

- Source synchronous read and write interfaces using the SSTL-1.8V Class I/II I/O standard
- Data available both on the positive and negative edges of the strobe
- Bidirectional, non-free-running, differential strobes that are output edge aligned with read data, and
  must be input center aligned with write data
- One differential strobe pair per 4 or 8 data bits
- Data bus widths varying between 4, 8, and 16 for components, and 64 and 72 for DIMMs
- Reads and writes with burst lengths of 4, or 8 data words are supported, where each data word is
  equal to the data bus width

© 2004–2007 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and further disclaimers are as listed at <a href="http://www.xilinx.com/legal.htm">http://www.xilinx.com/legal.htm</a>. All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.

NOTICE OF DISCLAIMER: Xilinx is providing this design, code, or information "as is." By providing the design, code, or information as one possible implementation of this feature, application, or standard, Xilinx makes no representation that this implementation is free from any claims of infringement. You are responsible for obtaining any rights you may require for your implementation. Xilinx expressly disclaims any warranty whatsoever with respect to the adequacy of the implementation, including but not limited to any warranties or representations that this implementation is free from claims of infringement and any implied warranties of merchantability or fitness for a particular purpose.



- Read latency is a minimum of three clock cycles, with frequencies ranging from 200 MHz, to 400 MHz
- Row activation before accessing column addresses in an inactive row
- Refresh cycles required every 7.8 μs
- Initialization sequence required after power on and before normal operation

# Design Challenges with DDR or DDR 2 SDRAM

The non-free-running strobes and the edge-aligned read data provided by these memories make it challenging to implement the read data capture interface in FPGAs. Figure 1 shows a timing diagram during a read operation. Depending on performance requirements, a few different read data capture techniques can be employed. Details of these techniques are provided in the application notes listed in Table 1.

- For low frequency (100 MHz) interfaces, the read memory strobe can be ignored and DCM phase-shifted outputs can be used instead. A block diagram of the data capture using DCM phase-shifted outputs is shown in Figure 2.
- For higher frequencies (133 MHz to 200 MHz), the read memory strobe must be used for higher margins. To center it in the data window for data capture, the strobe must be delayed. The delayed strobe is distributed in the FPGA using local clocking resources.
  - Externally delayed strobe using discrete delay components or additional trace lengths on the PCB (as shown in Figure 3)
  - Internally delayed strobe in the FPGA using continuously calibrated delay elements
    - Read data capture in CLB flip-flops (as shown in Figure 4)
    - Read data capture in LUT RAM FIFO (as shown in Figure 5)
- For high frequencies, Virtex<sup>TM</sup>-4 devices have 64-tap absolute delay elements built into each I/O, called IDELAY blocks. The resolution of each tap is approximately 75 ps over process, voltage, and temperature. This feature provides flexibility and makes read data capture easy.
  - Direct clocking technique for data capture delays read data such that the FPGA clock is centered
    in the valid data window. The read memory strobe is used to determine the amount of read data
    delay. The read data delay is determined by detecting the phase relationship between the
    memory strobe and the FPGA clock. (Figure 6 shows the block diagram.)
  - With the SERDES technique, the read data is captured in the delayed strobe domain and recaptured in the FPGA clock domain in the ISERDES. The IDELAY element is used to delay read strobe to center in the read data window. Both read strobe and data are further delayed to align to the FPGA clock domain. The received serial, double data rate (DDR) read data is converted to 4-bit parallel single data rate (SDR) data at half the frequency of the interface using the ISERDES. The differential strobe is placed on a clock-capable I/O pair in order to access the BUFIO clock resource. The BUFIO clocking resource routes the delayed read DQS to its associated data ISERDES clock inputs. Figure 7 shows the block diagram for the SERDES data capture technique in Virtex-4 devices.
- For high frequencies, Virtex-5 devices, like Virtex-4 devices, have 64-tap absolute delay elements (IDELAY) and an input Serializer-Deserializer (ISERDES) built into each I/O. The resolution of each tap is 75 ps over process, voltage, and temperature. This feature provides flexibility and makes read data capture easy.
  - In this technique, the read data is captured in the delayed strobe domain and recaptured in the FPGA clock domain in the ISERDES. The IDELAY element is used to delay read strobe to center in the read data window. Both read strobe and data are further delayed to align to the FPGA clock domain. The received serial, DDR read data is converted to 2-bit parallel SDR data at the frequency of the interface using the ISERDES. The differential strobe is placed on a clock-capable I/O pair in order to access the BUFIO clock resource. The BUFIO clocking resource routes the delayed read DQS to its associated data ISERDES clock inputs. Figure 8 shows the block diagram of the SERDES data capture technique in Virtex-5 devices.





Figure 1: Read Operation Timing Diagram



Figure 2: Data Capture in IOB Flip-Flops Using Phase-Shifted DCM Outputs





Figure 3: Data Capture in IOB Flip-Flops Using Externally Delayed DQS



Figure 4: Data Capture in CLB Flip-Flops Using Internally Delayed DQS





Figure 5: Data Capture in LUT RAM FIFO using Internally Delayed DQS



Figure 6: Data Capture Using Direct Clocking Technique





Figure 7: Read Data Capture Using Virtex-4 ISERDES

#### Quad Data Rate Synchronous Random Access Memory

Key features of Quad Data Rate Synchronous Random Access Memory (QDR I SRAM) memories include:

- Source synchronous read and write interfaces using the HSTL-2.5V I/O standard
- Data available both on the positive and negative edges of the strobe
- Unidirectional, free-running, differential data / echo clocks that are edge aligned with read data and center aligned with write data
- One differential strobe pair per 8, 9, or 18 data bits
- Data bus widths varying between 8, 9, and 18 for components; no QDR I DIMMs available
- Reads and writes with burst lengths of 2 or 4 data words, where each data word is equal to the data bus width
- Read latency at 1.5 clock cycles, with frequencies from 154 MHz to 267 MHz
- No row activation, refresh cycles, or an initialization sequence after power-on required, resulting in more efficient memory bandwidth utilization

#### Quad Data Rate Synchronous Random Access Memory

Key features of Quad Data Rate Synchronous Random Access Memory (QDR II SRAM) memories, the second generation QDR I SRAMs, include:

- Source synchronous read and write interfaces using the HSTL-1.8V I/O standard
- Data available both on the positive and negative edges of the strobe
- Unidirectional, free-running, differential data / echo clocks that are edge aligned with read data and center aligned with write data
- One differential strobe pair per 9, 18, or 36 data bits
- Data bus widths varying varying between 9, 18, and 36 for components, and no QDR II SDRAM DIMMs available
- Reads and writes with burst lengths of 2 or 4 data words, where each data word is equal to the data bus width
- Read latency is 1.5 clock cycles, with frequencies from 167 MHz to 300 MHz
- No row activation, refresh cycles, or an initialization sequence after power-on required, resulting in more efficient memory bandwidth utilization



#### Design Challenges with QDR I or QDR II SRAM

The free-running data clock provided by QDR memories makes implementation of the read data capture interface in FPGAs easier. Depending on performance requirements, different read data capture techniques can be employed. Details of these techniques are provided in application notes listed in Table 1.

- For low frequency (100 MHz) interfaces, the memory data clock can be ignored and DCM phaseshifted outputs can be used instead.
- For high frequencies, either the memory data clock or the echo clock must be used for higher margins.
  - Data clock, C, is input to the DCM, and the DCM phase-shifted outputs are used to capture read data (up to 200 MHz)
  - Echo clock, CQ, is input to the DCM, and the DCM phase-shifted outputs are used to capture read data (up to 200 MHz) (see Figure 9)
  - Echo clock, CQ, is delayed in the FPGA using continuously calibrated delay elements and the delayed CQ is distributed using local clocking resources (up to 200 MHz) (see Figure 4)
- For high frequencies, Virtex-4 devices have 64-tap absolute delay elements built into each I/O, called IDELAY blocks. The resolution of each tap is approximately 75 ps over process, voltage, and temperature. This feature provides flexibility and makes read data capture easy.
  - Direct clocking technique for data capture delays read data such that the FPGA clock is centered
    in the valid data window. The read memory clock is used to determine the amount of read data
    delay. The read data delay is determined by detecting the phase relationship between the
    memory clock and the FPGA clock. (See Figure 6.)
- For high frequencies, Virtex-5 devices, like Virtex-4 devices, have 64-tap absolute delay elements (IDELAY) and an input Serializer-Deserializer (ISERDES) built into each I/O. The resolution of each tap is 75 ps over process, voltage, and temperature. This feature provides flexibility and makes read data capture easy.
  - In this technique, the read data is captured in the delayed strobe domain and recaptured in the FPGA clock domain in the ISERDES. The IDELAY element is used to delay read strobe to center in the read data window. Both read strobe and data are further delayed to align to the FPGA clock domain. The received serial, DDR read data is converted to 2-bit parallel SDR data at the frequency of the interface using the ISERDES. The differential strobe is placed on a clock-capable I/O pair in order to access the BUFIO clock resource. The BUFIO clocking resource routes the delayed read DQS to its associated data ISERDES clock inputs. Figure 8 shows the block diagram of the SERDES data capture technique in Virtex-5 devices.



Figure 8: Read Data Capture Using Virtex-5 ISERDES





Figure 9: Data Capture Using DCM Phase-Shifted Outputs

Reduced Latency Dynamic Random Access Memory

Key features of Reduced Latency Dynamic Random Access Memory (RLDRAM II) memories include:

- Source synchronous read and write interfaces using the HSTL-1.8V I/O standard
- Data available both on the positive and negative edges of the strobe
- Unidirectional, free-running, differential memory clocks that are edge aligned with read data and center aligned with write data
- One strobe per 9 or 18 data bits
- Data bus widths varying between 9, 18, and 36 for components and no DIMMs
- Reads and writes with burst lengths of 2, 4, or 8 data words are supported, where each data word is equal to the data bus width
- Read latency of 4, 6, or 8 clock cycles, with frequencies of 200 MHz, 300 MHz, and 400 MHz
- Data valid signal provided by memory device
- No row activation required; row and column can be addressed together
- Refresh cycles required every 3.9 μs
- Initialization sequence required after power on and before normal operation



#### Design Challenges with RLDRAM II

The output data clocks are transmitted by the RLDRAM II device and are edge-aligned with read data. One technique that can be used for data capture is as follows:

- For high frequencies, Virtex-4 devices have 64-tap absolute delay elements built into each I/O, called IDELAY blocks. The resolution of each tap is approximately 75 ps over process, voltage, and temperature. This feature provides flexibility and makes read data capture easy.
  - Direct clocking technique for data capture delays read data such that the FPGA clock is centered
    in the valid data window. The read memory strobe is used to determine the amount of read data
    delay. The read data delay is determined by detecting the phase relationship between the
    memory strobe and the FPGA clock. (Figure 6 shows the block diagram.)
- For high frequencies, Virtex-5 devices, like Virtex-4 devices, have 64-tap absolute delay elements (IDELAY) and an input Serializer-Deserializer (ISERDES) built into each I/O. The resolution of each tap is 75 ps over process, voltage, and temperature. This feature provides flexibility and makes read data capture easy.
  - In this technique, the read data is captured in the delayed strobe domain and recaptured in the FPGA clock domain in the ISERDES. The IDELAY element is used to delay read strobe to center in the read data window. Both read strobe and data are further delayed to align to the FPGA clock domain. The received serial, DDR read data is converted to 2-bit parallel SDR data at the frequency of the interface using the ISERDES. The differential strobe is placed on a clock-capable I/O pair in order to access the BUFIO clock resource. The BUFIO clocking resource routes the delayed read DQS to its associated data ISERDES clock inputs. Figure 8 shows the block diagram of the SERDES data capture technique in Virtex-5 devices.

# Fast Cycle Random Access Memory

Key features of Fast Cycle Random Access Memory (FCRAM-I) memories include:

- Source synchronous read and write interfaces using the SSTL-2.5V Class I/II I/O standard
- Data available both on the positive and negative edges of the strobe
- Bidirectional, non-free-running, single-ended strobes that are output edge aligned with read data, and must be input center aligned with write data
- One strobe per 8 data bits
- Data bus widths varying between 8 and 16 for components and no DIMMs
- Reads and writes with burst lengths of 2 or 4 data words are supported, where each data word is
  equal to the data bus width
- Read latency of 3 or 4 clock cycles, with frequencies from 154 MHz to 267 MHz
- Row activation required before accessing column addresses in an inactive row
- Refresh cycles required every 7.8 μs
- Initialization sequence required after power-on and before normal operation

#### Design Challenges with FCRAM-I

The non-free-running strobes and the edge-aligned read data provided by these memories makes it challenging to implement the read data capture interface in FPGAs. There are a couple of techniques that can be used to implement an FCRAM-I read data capture interface.

- The read memory strobe must be used for higher margins. The strobe must be delayed to center it in the data window for data capture. The delayed strobe is distributed in the FPGA using local clocking resources.
  - Externally delayed strobe using discrete delay components or additional trace lengths on the PCB (see Figure 3)
  - Internally delayed strobe in the FPGA using continuously calibrated delay elements (see Figure 4)

#### Fast Cycle Random Access Memory

Key features of Fast Cycle Random Access Memory (FCRAM-II), the second generation of FCRAM-I memories, include:

- Source synchronous read and write interfaces using the SSTL-1.8V Class I/II I/O standard
- Data available both on the positive and negative edges of the strobe
- Unidirectional, non-free-running or free-running, single-ended strobes/clock that are output edge aligned with read data and must be input center aligned with write data



- One strobe per 9 or 18 data bits
- Data bus widths varying between 9, 18, and 36 for components and no DIMMs
- Reads and writes with burst lengths of 2 or 4 data words are supported, where each data word is
  equal to the data bus width
- Read latency of 4, 5, 6, or 7 clock cycles, with frequencies from 154 MHz to 267 MHz
- · Row activation required before accessing column addresses in an inactive row
- Refresh cycles required every 3.9 μs
- Initialization sequence required after power on and before normal operation

Table 1 lists all of the Virtex series and Spartan-3 series memory interface application notes (XAPPs) currently available, with a brief description of the read data capture technique used.

Table 1: Memory Interface Application Notes Data Capture Scheme

| Memory<br>Technology<br>and I/O Std  | Supported FPGAs | Maximum<br>Performance | Maximum<br>Data Width           | XAPP<br>Number | XAPP Title                                                      | Data Capture Scheme                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------------------------------|-----------------|------------------------|---------------------------------|----------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DDR2 SDRAM<br>SSTL1.8V<br>Class II   | Virtex-5        | 333 MHz                | 64 bits<br>(Registered<br>DIMM) | XAPP858        | High-Performance<br>DDR2 SDRAM Interface<br>in Virtex-5 Devices | In this design, the read data is captured in the delayed strobe domain and recaptured in the FPGA clock domain in the ISERDES. The IDELAY element is used to delay read strobe to center in the read data window. Both read strobe and data are further delayed to align to the FPGA clock domain. The received serial, DDR read data is converted to 2-bit parallel SDR data at the frequency of the interface using the ISERDES. The differential strobe is placed on a clock-capable I/O pair in order to access the BUFIO clock resource. The BUFIO clocking resource routes the delayed read DQS to its associated data ISERDES clock inputs. The controller operates at the frequency of the interface, thereby, enabling efficient bank management. (See Figure 8.) |
| DDR SDRAM<br>SSTL-2.5V<br>Class I/II | Virtex-5        | 200 MHz                | 72 bits<br>(Registered<br>DIMM) | <u>XAPP851</u> | DDR SDRAM Controller<br>Using Virtex-5 FPGA<br>Devices          | In this design, the read data is captured in the delayed strobe domain and recaptured in the FPGA clock domain in the IDDR. The IDELAY element is used to delay read strobe to center in the read data window. Both read strobe and data are further delayed to align to the FPGA clock domain. The received serial, DDR read data is converted to 2-bit parallel SDR data at the frequency of the interface using the IDDR. The differential strobe is placed on a clock-capable I/O pair in order to access the BUFIO clock resource. The BUFIO clocking resource routes the delayed read DQS to its associated data IDDR clock inputs. The controller operates at the frequency of the interface, thereby, enabling efficient bank management. (See Figure 8.)          |



Table 1: Memory Interface Application Notes Data Capture Scheme (Continued)

| Memory<br>Technology<br>and I/O Std | Supported FPGAs | Maximum<br>Performance | Maximum<br>Data Width                                     | XAPP<br>Number     | XAPP Title                                                                                                                               | Data Capture Scheme                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------------------------------|-----------------|------------------------|-----------------------------------------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| QDR II SRAM<br>HSTL-1.8V<br>Class I | Virtex-5        | 300 MHz                | 72 bits<br>(Components)                                   | <u>XAPP853</u>     | QDR II SRAM Interface<br>for Virtex-5 Devices                                                                                            | In this design, the read data is captured in the delayed strobe domain and recaptured in the FPGA clock domain in the ISERDES. The IDELAY element is used to delay read strobe to center in the read data window. Both read strobe and data are further delayed to align to the FPGA clock domain. The received serial, DDR read data is converted to 2-bit parallel SDR data at the frequency of the interface using the ISERDES. The differential strobe is placed on a clock-capable I/O pair in order to access the BUFIO clock resource. The BUFIO clocking resource routes the delayed read DQS to its associated data ISERDES clock inputs. The controller operates at the frequency of the interface, thereby, reducing command latency. (See Figure 8.)     |
| RLDRAM II<br>HSTL-1.8V<br>Class II  | Virtex-5        | 333 MHz                | 36 bits<br>(Components)                                   | <u>XAPP852</u>     | Synthesizable CIO DDR<br>RLDRAM II Controller<br>for Virtex-5 FPGAs                                                                      | In this design, the read data is captured in the delayed strobe domain and recaptured in the FPGA clock domain in the ISERDES. The IDELAY element is used to delay read strobe to center in the read data window. Both read strobe and data are further delayed to align to the FPGA clock domain. The received serial, DDR read data is converted to 2-bit parallel SDR data at the frequency of the interface using the ISERDES. The differential strobe is placed on a clock-capable I/O pair in order to access the BUFIO clock resource. The BUFIO clocking resource routes the delayed read DQS to its associated data ISERDES clock inputs. The controller operates at the frequency of the interface, thereby, reducing command latency. (See Figure 8.)     |
| DDR2 SDRAM<br>SSTL1.8V<br>Class II  | Virtex-4        | 300 MHz                | 8 bits<br>(Components)<br>72-bits<br>(Registered<br>DIMM) | XAPP721<br>XAPP723 | High-Performance DDR2 SDRAM Interface Data Capture Using ISERDES and OSERDES  DDR2 Controller (267 MHz and Above) Using Virtex-4 Devices | In this design, the read data is captured in the delayed strobe domain and recaptured in the FPGA clock domain in the ISERDES. The IDELAY element is used to delay read strobe to center in the read data window. Both read strobe and data are further delayed to align to the FPGA clock domain. The received serial, DDR read data is converted to 4-bit parallel SDR data at half the frequency of the interface using the ISERDES. The differential strobe is placed on a clock-capable I/O pair in order to access the BUFIO clock resource. The BUFIO clocking resource routes the delayed read DQS to its associated data ISERDES clock inputs. The controller operates at half the frequency of the interface without affecting throughput. (See Figure 7.) |



Table 1: Memory Interface Application Notes Data Capture Scheme (Continued)

| Memory<br>Technology<br>and I/O Std  | Supported FPGAs            | Maximum<br>Performance | Maximum<br>Data Width                                      | XAPP<br>Number                                        | XAPP Title                                                                             | Data Capture Scheme                                                                                                                                  |
|--------------------------------------|----------------------------|------------------------|------------------------------------------------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| DDR2 SDRAM                           | Virtor 4                   | 040 MH=                | 16 bits<br>(Components)                                    | XAPP702                                               | DDR2 SDRAM<br>Controller Using Virtex-4<br>Devices                                     | Read data delayed such that FPGA clock is centered in data window.                                                                                   |
| SSTL-1.8V<br>Class II                | Virtex-4                   | 240 MHz                | 144 bits<br>(Registered<br>DIMM)                           | XAPP701                                               | Memory Interfaces Data<br>Capture Using Direct<br>Clocking Technique                   | Memory read strobe used to determine amount of read data delay. (See Figure 6.)                                                                      |
| DDR SDRAM<br>SSTL-2.5V<br>Class I/II | Virtex-4                   | 175 MHz                | 16 bits<br>(Components)<br>144-bit<br>(Registered<br>DIMM) | <u>XAPP709</u>                                        | DDR SDRAM Controller<br>Using Virtex-4 Devices                                         | Read data delayed such that FPGA clock is centered in data window.  Memory read strobe used to determine amount of read data delay. (See Figure 6.)  |
| QDR II SRAM<br>HSTL-1.8V             | Virtex-4                   | 250 MHz                | 72 bits<br>(Components)                                    | XAPP703                                               | QDR II SRAM Interface                                                                  | Read data delayed such that FPGA clock is centered in data window.  Memory read strobe used to determine amount of read data delay. (See Figure 6.)  |
| RLDRAM II<br>HSTL-1.8V               | Virtex-4                   | 250 MHz                | 36 bits<br>(Components)                                    | <u>XAPP710</u>                                        | Synthesizable CIO DDR<br>RLDRAM II Controller<br>for Virtex-4 FPGAs                    | Read data delayed such that FPGA clock is centered in data window.  Memory read strobe used to determine amount of read data delay. (See Figure 6.)  |
| DDR2 SDRAM<br>SSTL1.8V<br>Class II   | Virtex-II Pro              | 200 MHz                | 72 bits<br>(Components<br>and DIMM)                        | XAPP549                                               | DDR2 SDRAM Memory<br>Interface for Virtex-II Pro<br>FPGAs                              | Internally delayed read memory<br>strobe (DQS) using continuously<br>calibrated delay elements captures<br>data in CLB flip-flops. (See Figure 4.)   |
| DDR SDRAM<br>SSTL-2.5V               | Virtex-II                  | /irtex-II              | 72 bits<br>(Components<br>and DIMM)                        | XAPP678c<br>(available<br>under license<br>agreement) | Data Capture Technique<br>Using CLB Flip-Flops                                         | Internally delayed read memory strobe (DQS) using continuously                                                                                       |
| Class I/II                           | Virtex-II Pro              | 200 MHz                |                                                            | and DIMM)                                             | XAPP688                                                                                | Creating High-Speed<br>Memory Interfaces with<br>Virtex-II and Virtex-II Pro<br>FPGAs                                                                |
| DDR SDRAM<br>SSTL-2.5V<br>Class I/II | Virtex-II<br>Virtex-II Pro | 167 MHz                | 8 bits<br>(Components)                                     | XAPP758c<br>(available<br>under license<br>agreement) | Interfacing Virtex-II<br>Devices with DDR<br>Memories for<br>Performance to<br>167 MHz | Internally delayed read memory<br>strobe (DQS) using continuously<br>calibrated delay elements captures<br>data in LUT RAM FIFOs. (See<br>Figure 5.) |
| DDR SDRAM<br>SSTL-2.5V<br>Class I/II | Virtex-II<br>Virtex-II Pro | 200 MHz                | 32 bits<br>(Components)                                    | XAPP253<br>(See Note 1)                               | Synthesizable 400 Mb/s<br>DDR SDRAM Controller                                         | Externally delayed read memory strobe (DQS) captures data in IOB flip-flops. (See Figure 3.)                                                         |
| DDR SDRAM<br>SSTL-2.5V<br>Class I/II | Virtex-II<br>Virtex-II Pro | 100 MHz                | 64 bits<br>(DIMM)                                          | XAPP608<br>(See Note 1)                               | DDR SDRAM DIMM<br>Interface for Virtex-II<br>Devices                                   | Read memory strobe (DQS) is ignored, and DCM phase-shifted outputs are used to capture data in IOB flip-flops. (See Figure 2.)                       |
| QDR I SRAM<br>HSTL-2.5V              | Virtex-II<br>Virtex-II Pro | 200 MHz                | 18 bits<br>(Components)<br>2-word burst                    | XAPP262                                               | QDR SRAM Interface for<br>Virtex-II and Virtex-<br>II Pro Devices                      | Memory data clock is input to a DCM, and phase-shifted DCM outputs are used to capture data in IOB flip-flops. (See Figure 9.)                       |



Table 1: Memory Interface Application Notes Data Capture Scheme (Continued)

| Memory<br>Technology<br>and I/O Std  | Supported FPGAs                  | Maximum<br>Performance                                  | Maximum<br>Data Width                   | XAPP<br>Number                                        | XAPP Title                                                                                       | Data Capture Scheme                                                                                                                                  |
|--------------------------------------|----------------------------------|---------------------------------------------------------|-----------------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                      |                                  |                                                         |                                         | XAPP750                                               | QDR II SRAM Local<br>Clocking Interface                                                          | Internally delayed read memory                                                                                                                       |
| QDR II SRAM<br>HSTL-1.8V             | Virtex-II<br>Virtex-II Pro       | 200 MHz                                                 | 36 bits<br>(Components)<br>4-word burst | XAPP770c<br>(available<br>under license<br>agreement) | Interfacing Local<br>Clocking Physical Layer<br>in Virtex-II Series<br>FPGAs with<br>QDR II SRAM | strobe (CQ) using continuously calibrated delay elements captures data in CLB flip-flops. (See Figure 4.)                                            |
| FCRAM-I<br>SSTL-2.5V<br>Class I/II   | Virtex-II<br>Virtex-II Pro       | 154 MHz                                                 | 16 bits<br>(Components)                 | XAPP266                                               | Synthesizable FCRAM<br>Controller                                                                | Externally delayed read memory strobe (DQS) captures data in IOB flip-flops. (See Figure 3.)                                                         |
| DDR2 SDRAM<br>SSTL1.8V<br>Class II   | Spartan-3                        | 166 MHz<br>32 bits or less<br>133 MHz<br>beyond 32 bits | 64 bits<br>(DIMM/<br>Components)        | XAPP454<br>/XAPP768c                                  | DDR2 SDRAM Memory<br>Interface for Spartan-3<br>FPGAs                                            | Internally delayed read memory<br>strobe (DQS) using continuously<br>calibrated delay elements captures<br>data in LUT RAM FIFOs. (See<br>Figure 5.) |
| DDR SDRAM<br>SSTL-2.5V<br>Class I/II | Spartan-3                        | 166 MHz<br>32 bits or less<br>133 MHz<br>beyond 32 bits | 64 bits<br>(DIMM/<br>Components)        | XAPP768c<br>(available<br>under license<br>agreement) | Interfacing Spartan-3<br>Devices with DDR<br>Memories for<br>Performance to<br>133 MHz           | Internally delayed read memory<br>strobe (DQS) using continuously<br>calibrated delay elements captures<br>data in LUT RAM FIFOs. (See<br>Figure 5.) |
| DDR SDRAM<br>SSTL-2.5V<br>Class I/II | Virtex<br>Virtex-E<br>Spartan-II | 133 MHz                                                 | 64 bits<br>(Components)                 | XAPP200<br>(See Note 1)                               | Synthesizable DDR<br>SDRAM Controller                                                            | Read memory strobe (DQS) is ignored, and DLL outputs are used to capture data in CLB flip-flops.                                                     |
| QDR I SRAM<br>HSTL-2.5V              | Virtex<br>Virtex-E               | 100 MHz                                                 | 9 bits<br>(Components)                  | XAPP214<br>(See Note 1)                               | Virtex Devices Quad<br>Data Rate (QDR) SRAM<br>Interface                                         | Memory data clock is ignored, and DLL outputs are used to capture data in CLB flip-flops.                                                            |
| ZBT SRAM<br>LVTTL                    | Virtex<br>Spartan-II             | 200 MHz                                                 | 36 bits<br>(Components)                 | XAPP136                                               | Synthesizable 200 MHz<br>ZBT SRAM Interface                                                      | Single data rate, read data is captured using DLL outputs.                                                                                           |
| SDRAM<br>LVTTL                       | Virtex<br>Spartan-II             | 125 MHz                                                 | 32 bits<br>(Components)                 | <u>XAPP134</u>                                        | Synthesizable High-<br>Performance SDRAM<br>Controllers                                          | Single data rate, read data is captured using DLL outputs.                                                                                           |

#### Notes:

Table 2 provides information on resource utilization for all of the Virtex series memory interface application notes currently available.

Table 2: Memory Interface Application Notes Resource Utilization

| XAPP Number<br>Memory Technology<br>and I/O Standard | Maximum<br>Performance | Number of DCMs/DLLs | Number<br>of BUFGs | Number of<br>Interfaces with<br>Listed DCMs<br>and BUFGs | Device(s) Used<br>for Hardware<br>Verification | Requirements        |
|------------------------------------------------------|------------------------|---------------------|--------------------|----------------------------------------------------------|------------------------------------------------|---------------------|
| XAPP858<br>DDR2 SDRAM<br>SSTL1.8V<br>Class II        | 333 MHz                | 1                   | 3                  | Multiple at same frequency                               | XC5VLX50<br>FF1136                             | All banks supported |
| XAPP851<br>DDR SDRAM<br>SSTL-2.5V<br>Class I/II      | 200 MHz                | 1                   | 3                  | Multiple at same frequency                               | XC5VLX50<br>FF1136                             | All banks supported |

<sup>1.</sup> This application is NOT recommended for new designs. For existing designs, contact your local FAE for access.



Table 2: Memory Interface Application Notes Resource Utilization (Continued)

| XAPP Number<br>Memory Technology<br>and I/O Standard                                         | Maximum<br>Performance | Number of DCMs/DLLs | Number of BUFGs | Number of<br>Interfaces with<br>Listed DCMs<br>and BUFGs | Device(s) Used<br>for Hardware<br>Verification | Requirements                   |
|----------------------------------------------------------------------------------------------|------------------------|---------------------|-----------------|----------------------------------------------------------|------------------------------------------------|--------------------------------|
| XAPP853<br>QDR II SRAM<br>HSTL-1.8V                                                          | 300 MHz                | 1                   | 3               | Multiple at same frequency                               | XC5VLX50<br>FF1136                             | All banks supported            |
| XAPP852<br>RLDRAM II<br>HSTL-1.8V                                                            | 333 MHz                | 1                   | 4               | Multiple at same frequency                               | XC5VLX50<br>FF1136                             | All banks supported            |
| XAPP721<br>XAPP723<br>DDR2 SDRAM<br>SSTL1.8V Class II                                        | 300 MHz                | 2 DCMs<br>1 PMCD    | 6               | Multiple at same frequency                               | XC4VLX25<br>FF668                              | All banks supported            |
| XAPP702<br>XAPP701<br>DDR2 SDRAM<br>SSTL-1.8V Class II                                       | 240 MHz                | 1                   | 6               | Multiple at same frequency                               | XC4VLX25 -11<br>FF668                          | All banks supported            |
| XAPP709<br>DDR SDRAM<br>SSTL-2.5V Class I/II                                                 | 175 MHz                | 1                   | 6               | Multiple at same frequency                               | XC4VLX25 -11<br>FF668                          | All banks supported            |
| XAPP703<br>QDR II SRAM<br>HSTL-1.8V                                                          | 250 MHz                | 1                   | 3               | Multiple at same frequency                               | XC4VLX25 -11<br>FF668                          | All banks supported            |
| XAPP710<br>RLDRAM II<br>HSTL-1.8V                                                            | 250 MHz                | 1                   | 5               | Multiple at same frequency                               | XC4VLX25 -11<br>FF668                          | All banks supported            |
| XAPP549<br>DDR2 SDRAM<br>SSTL1.8V Class II                                                   | 200 MHz                | 2                   | 5               | Multiple at same frequency                               | XC2VP20 -6<br>FF1152                           | Supported banks: 2, 3, 6, 7    |
| XAPP678c (avail. under<br>license agreement)<br>XAPP688<br>DDR SDRAM<br>SSTL-2.5V Class I/II | 200 MHz                | 2                   | 5               | Multiple at same frequency                               | XC2V1000 -5<br>FG456<br>XC2VP20 -6<br>FF1152   | Supported banks: 2, 3, 6, 7    |
| XAPP758c (avail. under<br>license agreement)<br>DDR SDRAM<br>SSTL-2.5V Class I/II            | 167 MHz                | 1                   | 4               | Multiple at same frequency                               | XC2VP20 -6<br>FF1152                           | All banks supported            |
| XAPP253 (See Note 1)<br>DDR SDRAM<br>SSTL-2.5V Class I/II                                    | 200 MHz                | 3                   | 5               | Single 32-bit components                                 | XC2V1000 -5<br>FG456                           | Supported banks: 2, 3, 6, 7    |
| XAPP608 (See Note 1)<br>DDR SDRAM<br>SSTL-2.5V Class I/II                                    | 100 MHz                | 2                   | 6               | Single 64-bit<br>DIMM                                    | XC2V6000 -5<br>FF1152                          | All banks Supported            |
| XAPP262<br>QDR I SRAM<br>HSTL-2.5V                                                           | 200 MHz                | 2                   | 6               | Single 18-bits component                                 | XC2V3000                                       | All banks Supported            |
| XAPP750<br>XAPP770c (available<br>under license agreement)<br>QDR II SRAM<br>HSTL-1.8V       | 200 MHz                | 2                   | 5               | Multiple at same frequency                               | XC2VP20 -6<br>FF1152                           | Supported banks:<br>2, 3, 6, 7 |



Table 2: Memory Interface Application Notes Resource Utilization (Continued)

| XAPP Number<br>Memory Technology<br>and I/O Standard                                 | Maximum<br>Performance | Number of DCMs/DLLs | Number of BUFGs | Number of<br>Interfaces with<br>Listed DCMs<br>and BUFGs | Device(s) Used<br>for Hardware<br>Verification                   | Requirements                                                                                                                                   |
|--------------------------------------------------------------------------------------|------------------------|---------------------|-----------------|----------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| XAPP266<br>FCRAM-I<br>SSTL-2.5V Class I/II                                           | 154 MHz                | 2                   | 3               | Single 16-bit components                                 | XC2V1000 -4<br>FG456                                             | Supported banks: 2, 3, 6, 7                                                                                                                    |
| XAPP454/XAPP768c<br>DDR2 SDRAM<br>SSTL1.8V Class II                                  | 166 MHz                | 1                   | 2               | Multiple at same frequency                               | Spartan-3 FPGAs<br>(See Note 2)                                  | Side banks for 166 MHz<br>performance (with data<br>width of 32 bits or less) and<br>all banks for 133 MHz<br>performance.                     |
| XAPP768c (available<br>under license agreement)<br>DDR SDRAM<br>SSTL-2.5V Class I/II | 166 MHz                | 1                   | 2               | Multiple at same frequency                               | 3S1500 -5<br>FG676                                               | Side banks supported for<br>166 MHz performance (with<br>data width of 32 bits or less)<br>and all banks supported for<br>133 MHz performance. |
| XAPP200 (See Note 1)<br>DDR SDRAM<br>SSTL-2.5V Class I/II                            | 133 MHz                | 2 DLLs              | 2               | Single 64-bit components                                 | Virtex FPGAs<br>(See Note 2)<br>Spartan-II FPGAs<br>(See Note 2) | All banks supported                                                                                                                            |
| XAPP214 (See Note 1)<br>QDR I SRAM<br>HSTL-2.5V                                      | 100 MHz                | 2 DLLs              | 5               | Single 9-bit components                                  | Virtex<br>(See Note 2)                                           | All banks supported                                                                                                                            |
| XAPP136<br>ZBT SRAM<br>LVTTL                                                         | 200 MHz                | 2 DLLs              | 2               | Single 36-bit components                                 | Virtex<br>(See Note 2)<br>Spartan<br>(See Note 2)                | All banks supported                                                                                                                            |
| XAPP134<br>SDRAM<br>LVTTL                                                            | 125 MHz                | 2 DLLs              | 3               | Single 32-bit components                                 | Virtex<br>(See Note 2)                                           | All banks supported                                                                                                                            |

#### Notes:

- 1. This application is NOT recommended for new designs. For existing designs, please contact your local FAE for access.
- 2. This design was not hardware verified. This application note supports the Virtex family and the Spartan-II family of FPGAs in the -6 speed grade.

#### Conclusion

Application notes for various memory technologies and performance requirements are available at <a href="http://www.xilinx.com/products/design\_resources/mem\_corner/index.htm">http://www.xilinx.com/products/design\_resources/mem\_corner/index.htm</a>. The summary provided by Table 1 and Table 2 of this document can help users determine which application note is relevant for a particular design.

### Revision History

The following table shows the revision history for this document.

| Date     | Version | Revision                          |
|----------|---------|-----------------------------------|
| 02/11/04 | 1.0     | Initial Xilinx release.           |
| 05/10/04 | 1.1     | Added information about XAPP758c. |
| 6/22/04  | 1.2     | Minor corrections.                |
| 6/28/04  | 1.3     | Minor corrections.                |
| 8/31/04  | 1.4     | Updated Table 1 and Table 2.      |



| Date     | Version | Revision                                                                                                                                                                                                                                                                                                                             |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11/18/04 | 1.5     | Revised Figure 7.                                                                                                                                                                                                                                                                                                                    |
| 01/21/05 | 1.6     | Added Virtex-4 related information throughout.                                                                                                                                                                                                                                                                                       |
| 10/2/06  | 1.7     | Updated "Design Challenges with DDR or DDR 2 SDRAM," and "Design Challenges with QDR I or QDR II SRAM" sections. Updated Figure 7. Added Figure 8 and Figure 9. Updated Table 1 and Table 2.                                                                                                                                         |
| 12/05/06 | 1.8     | Added DDR2 SDRAM SSTL1.8V Class II information to Table 1 and Table 2.                                                                                                                                                                                                                                                               |
| 03/23/07 | 1.9     | <ul> <li>Figure 6: Replaced with updated version.</li> <li>Figure 7: Replaced with updated version.</li> <li>Table 1, Table 2: Updated maximum performance values for XAPP701, XAPP702, XAPP703, XAPP709, XAPP710, and XAPP852.</li> <li>Table 1, Table 2: Added 32-bit data width qualification to XAPP454 and XAPP768c.</li> </ul> |